## 2 Quantization

### 2.1 Introduction to A/D and D/A Conversion

### 2.1.1 Interfaces Between the Analog and Digital World

(a)


Fig. 2.1.1: Example for: (a) A/D conversion, (b) D/A conversion

A signal is the physical representation of an information. It is independent of the particular medium that transports it, which can be water, gas, a voltage or current or electromagnetic wave, etc. A long time ago people carved characters in stone, and this technique has survived in cemeteries to this day. The Romans transmitted signals with flags and this is still the case today at airports. This communication is focused on voltages.

Fig. 2.1.1 illustrates $A / D$ and $D / A$ conversion, where $A / D$ conversion is significantly more complex: It comes with both quantization error and time-discretization.

## A/D conversion is a two-dimensional process: discretization in value und time domain

Table 2.1.1 list the converters presented in this documentation. Subsection 2.2 presents three D/A converter architectures (equally and binary weighted summation, R-string) and subsection 2.3 presents three A/D converters architectures (SAR, flash and semi-flash, pipelined) that sample at Nyquist rate. Furthermore, both subchapters show how the three oversampling types (PWM, $\Delta$ and $\Delta \Sigma$ modulator) can be operated in both directions, namely digital-to-analog and analog to-digital. Section 2.4 resolves some acronyms and presents quality criteria.

Table 2.1.1: Data converter types presented in this chapter

| Type | D/A converters | A/D converters |
| :--- | :--- | :--- |
| Nyquist <br> sampler | equally weighted | SAR |
|  | binary weighted | Flash and Semi-Flash |
|  | R-string | Pipelined |
| over <br> sampler | PWM: Pulse-Width Modulation | PWM: Pulse-Width Modulation |
|  | $\Delta$ Modulation \& Demodulation | $\Delta$ Modulation \& Demodulation |
|  | $\Delta \Sigma$ Modulation \& Demodulation | $\Delta \Sigma$ Modulation \& Demodulation |

### 2.1.2 Accuracy Considerations

## Accuracy considerations

Relative accuracy specifications are typically given in percentage of the maximum. With NoB standing for Number of Bits or bit-width, the range of integral numbers is $0 \ldots 2^{\text {NoB }}-1$ for unsigned and $-2^{N o B-1} \ldots 2^{N o B-1}-1$ for signed integer.
"Accuracy of $1 \%$ " does typically not mean $1 \%$ of the actually measured value, but $1 \%$ of the possible maximum value. An error of $1 \%$ of 2 V is 20 mV , independently of the actually measured value.

## The Meaningful Number of Bits

Fig. 2.1.2 illustrates that for instrumentation purposes the error of the MSB must be less than or equal to half of the required minimum step, frequently termed $\Delta$, because it is pointless to evaluate bits whose impact is less than the error of the MSB.
However, if we hear sound, then we perceive noise relative to the actual amplitude. A typical music CD supports 16 bits per sample, while we typically hear a signal-to-noise ratio (SNR) of some $10 \ldots 12$ bits.

## Fig. 2.1.2:

Least significant bits make no sense if their impact is less than the error caused by the most significant bits.


### 2.1.3 Limit-Cycling

### 2.2 Digital-to-Analog Converters (DACs)



Fig. 2.2: (a) Equivalent D/A converter model,
(b)

(b) $N o L$ levels comprise ( $N o L-1$ ) $\Delta$ 's

Fig. 2.2(a) illustrates the principle of a digital-to-analog converter (DAC) with electrical voltage output. A $N o B$ bit wide digital input word causes an inner source voltage $U_{s r c}$. Depending on the electric load and output impedance $Z_{D A C o u t}$ we measure the output voltage $U_{D A C o u t .}$ Some DACs may output other analog quantities such as current or impedance, but most DACs deliver voltages. A delta $\left(\Delta_{D A}\right)$ represents a minim step corresponding to a change of a the least significant bit (LSB).

Fig. part (b) illustrates a general problem: We have $4 \Delta$ 's representing represented by 5 levels $0 \ldots 4$. A $N o B=2$ bit binary input can represent $N o L=2^{N o B}=4$ levels. Practically we find both solutions to that Problem:

1. Either we subdivide the total output signal range $U_{R}$ into $L-1 \Delta$ 's only,
2. alternatively, we may subdivide range $R$ into $N o L \Delta$ 's, but cannot represent either the minimum or the maximum level.

Simple mathematical model: $U_{D A C o u t}=\Delta_{\mathrm{DA}} \cdot N_{D A C i n}+U_{D A o f f}$ or generalized

$$
U_{D A C o u t}=\Delta_{1} \cdot N_{D A C i n}+\Delta_{0}
$$

where $\Delta_{0}=U_{D A o f f}$ is the offset and $\Delta_{I}=\Delta_{D A}$ the amplification, typically in $V / b i t$ or $A / b i t$.

This chapter about D/A converters will introduce 3 Nyquist-samplers and 3 over-samplers:

1. Equally weighted summation
2. Binary weighted summation
3. R-string
4. PWM: Pulse-width modulation
5. $\Delta$ modulation
6. $\Delta \Sigma$ modulation

### 2.2.1 Equally Weighted Summation

A $D A C$ based on equally weighed summation of $M$ input bits can represent $L=M+1$ levels.

### 2.2.1.1 Equally Weighted Summation with Thermometric Code

(a)

○○○○○○○○• ○○○○○○○•• $\circ \circ \circ \bigcirc \circ \circ \bullet \bullet \bullet$ $\bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc$ $\bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc$ $\bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc$ $\bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc$

$\begin{array}{lllllllll}0 & 1 & 2 & 3 & 4 & 5 & 6 & 7 & 8\end{array}$
(b)


(d)

Fig. 2.2.2.1: DAC with equally weighted summation:
(a) thermometric code,
(b) realization with resistive network,
(c) equivalent circuit,
(d) 9 levels generated by 8 bits

The $D A C$ in Fig. 2.2.2.1(b) is composed of resistors with value $R_{i}=1 / G_{i}, i=1 \ldots 8$. Its output voltage is given by

$$
\begin{align*}
& G_{\text {sum }}=\sum_{i=0}^{N O B-1} G_{i}, \quad U_{\text {src }}=\sum_{i=0}^{N O B-1} \frac{G_{i} U_{i}}{G_{\text {sum }}}  \tag{2.2.1.1}\\
& Z_{\text {DACout }}=\frac{1}{G_{\text {sum }}} \tag{2.2.1.2}
\end{align*}
$$

The ideal case of $G_{i}=G_{j}$ for all $i, j=0 \ldots M-1$ and $U_{i}=0 \mathrm{~V}$ or $U_{\max }$ (typically $U_{\max }=V_{C C}$ ) delivers
$U_{\text {DACout }}(i)=i \cdot \frac{U_{\max }}{L-1}, \quad i=0 \ldots L-1$
with $i$ being the number of inputs with $U_{i}=U_{\max }$ while all other inputs are 0 V . It is seen that the number of Levels being $\mathrm{L}=\mathrm{M}+1$ is significantly less than for binary weighted summation. However, as detailed below, we can now repair inaccuracies with digital means.

Example: $L=9, U_{\max }=3.3 \mathrm{~V}: \quad U_{D A C, o u t}(i)=i \cdot \frac{V_{C C}}{L-1}=i \cdot \frac{3.3 \mathrm{~V}}{8}=i \cdot 0.4125 \frac{\mathrm{~V}}{\mathrm{Bit}}, \quad i=0 \ldots 8$.

## Practical problems (same as for R2R ladder):

1. The output impedances of the switches (typically MOSFETs) driving the DAC's $a_{x}$ inputs must be significantly smaller than $2 R$, as they add to the respective $2 R$-impedances $\rightarrow$ Choose large impedances for $R$. Furthermore, larger $R$ consumes lower power.
2. The output load forms a voltage divider with the DAC's output impedance of $Z_{D A C o u t}=R \rightarrow$ Choose $R$ significantly smaller than the load.
3. The precision of the resistors and switches decides over the accuracy of the DAC.

Point 1 and 2 are contradictory.

### 2.2.1.2 Equally Weighted Summation with Dynamic Element Matching

Thermometric code fills bits with 1's from bottom to the top. However, there is no need to do so, as only the number of logic-1' bits is determining for the output level. To compensate for nonmatching resistor + switch-impedance combinations $R_{i}=1 / G_{i}$ we can continuously exchange the inputs that get high/low potential. This presumes oversampling and is called dynamic element matching (DEM).

## Dynamic Element Matching (DEM) Using Oversampling

In Fig. 2.2.1.2(a) there is one bit ON, in Fig. part (c) there are 3 bits ON, all the other bits are OFF. Due to the inaccuracies of the resistors, the inner source voltage of the DAC will now generate a pattern as illustrated in Fig. part (d). In other words, if its pattern frequency $f_{p a t}$ is sufficiently high, a low pass can remove it. The inaccuracies of the resistors were shifted form frequency $f=0$ to frequencies $f_{p a t}=f_{S} / M$ and harmonics, where $f_{S}$ is the sampling frequency and $M$ the number of input bits. This technique is called dynamic element matching or DEM. The resistor-matching problem is solved at low frequencies by DEM. The lower number of levels plus higher sampling speed translates to higher accuracy.

If we do not want to have this "pattern noise" at $f_{p a i}=f_{\mathcal{S}} / M$ and harmonics, then we can use an index-randomizer as illustrated in Fig. part (c). It makes the noise white.

It is obvious that this method requires oversampling, i.e. an increased sampling frequency $f_{s}$. This matches ideally with other oversampling methods such as $\Delta \Sigma$ modulation.

(c)

(b)

(d)


Fig. 2.2.1.2: $D E M$ (a) rotating coding of $1 / 8$, (b) implementing a random logic, (c) $3 / 8$ in barrelshifter coding, (d) lower frequencies are generated by the barrel-shifter method.

### 2.2.2 Binary Weighted Summation

A DAC based on binary weighed summation can represent a number of $N o L=2^{N o B}$ levels when controlled by $N o B$ bits.

Example: A binary coded unsigned integral number is typically represented as
$a_{M-1} \ldots a_{2} a_{1} a_{0}=a_{M-1} 2^{M-1}+\ldots+a_{2} 2^{2}+a_{1} 2^{1}+a_{0} 2^{0}$ with $a_{x}$ being 0 or 1.
Example: $11010101=1 \cdot 2^{7}+1 \cdot 2^{6}+0 \cdot 2^{5}+1 \cdot 2^{4}+0 \cdot 2^{3}+1 \cdot 2^{2}+0 \cdot 2^{1}+1 \cdot 2^{0}=22910$.
$N o L=2^{N o B}$ numbers can be represented with $N o B$ bits.

### 2.2.2.1 $\quad$ R2R Ladder: $R$ and $2 R$ Resistors Only



Fig. 2.2.2.1: 8 -bit $R 2 R$ DAC realized by an $R 2 R$ ladder.

Fig. 2.2.2.1 illustrates the widely used DAC type using a so-called R2R ladder. (Electrical details how this works are explained e.g. in chapter 1 of script Schaltungstechnik of the author [1].) Wires labeled $a_{x}$ are typically driven either with $g n d=0 \mathrm{~V}$ or $U_{\max }$, which is typically $V_{C C}$ supplied by a driver or a digital flipflop. The closer input $a_{x}$ is to $U_{D A C o u t, ~ t h e ~ b i g g e r ~ i s ~ i t s ~ i m p a c t ~ o n ~ i t . ~}^{\text {it }}$. This DAC works without semiconductors. Such DACs are commercially available.

Its output impedance is
$Z_{D A C o u t}=R$.
This DAC subdivides the voltage range $0 \ldots U_{\max }$ into $N o L=2^{N o B} \Delta^{\prime}$ 's of size $\Delta_{\mathrm{DA}}=U_{\max } / N o L$. Its output voltage range for $N o B$ controlling bits is
$U_{\text {DAout }}=U_{\max } \sum_{k=0}^{\text {NoB-1 }} a_{k} \cdot 2^{k-N o B}+U_{\text {DACoff }}, \quad a_{k}=0$ or 1 and $U_{D A o f f}=2^{- \text {NoB }} U_{x}$.

If $U_{x}$ in Fig. 2.2.2.1 is connected to $g n d=0 \mathrm{~V}$ then $U_{o f f}=0$ and $U_{D A C o u t ~ c a n n o t ~ r e p r e s e n t ~ t h e ~}^{\text {a }}$ maximum level $U_{\max }$. When $U_{x}=U_{\max }$ then $U_{o f f}=\Delta_{D A}$ and $U_{D A C o u t}$ cannot represent level $g n d=0 \mathrm{~V}$ :

## Practical problems:

1. The output impedances of the switches (typically MOSFETs) driving the DAC's $a_{x}$ inputs must be significantly smaller than $2 R$, as they add to the respective $2 R$-impedances $\rightarrow$ Choose large impedances for $R$. Furthermore, larger $R$ consumes lower power.
2. The output load forms a voltage divider with the DAC's output impedance of $Z_{D A C o u t}=R \rightarrow$ Choose $R$ significantly smaller than the load.
3. The precision of the resistors and switches decides over the accuracy of the DAC.

Point 1 and 2 are contradictory.

### 2.2.2.2 Using Binary Graded Component Parameters

The disadvantage of this principle is the need component ratios increasing by a factor 2 , which is a considerable problem from a design and accuracy point of view.

For the resistive network as illustrated in Fig. 2.2.2.2 (a) we have with conductor $=1 /$ resistor or $G_{\#}=1 / R_{\#}$, we had equations (2.2.1.1) and (2.2.1.2). For the capacitive network as illustrated in Fig. 2.2.2.2 (b), output impedance and output voltage compute as
$Z_{\text {out }}^{-1}=C_{\text {sum }}=\sum_{j=0}^{M-1} C_{j} \quad$ and $\quad U_{\text {DACout }}=\sum_{j=0}^{M-1} \frac{C_{j}}{C_{\text {sum }}} U_{j}$,
respectively. When $U_{B}=0 \mathrm{~V}$, the output voltage range is $U_{D A C o u t}=0 \ldots U_{\text {ref }}-1 L S B$; when $U_{B}=U_{\text {ref }}$, then the output voltage range is $U_{D A C o u t}=1 L S B \ldots U_{\text {ref }}$.
(a) Resistive network
(b) Capacitive network.



Fig. 2.2.2.2: D/A conversion scheme (among many others) with binary weighted
summation

### 2.2.2.3 Adding Binary Weighted Currents

The disadvantage of this principle is the need of generating current ratios increasing by a factor 2 , which is a considerable problem from a design and accuracy point of view.

## Greyed out: Optional information, for interested students only

In Fig 2.2.2.3 we add binary increasing currents with binary, whereas Fig. part (a) illustrates the principle: A current is without effect when it is drawn from the virtual ground input of the operational amplifier.
(a) Principle of adding binary weighted currents

(b) Possible realization


Fig. 2.2.2.3: Summation of currents $I_{i}=a_{i} \cdot 2^{i-1} \cdot I_{o}$ (with $\mathrm{a}_{\mathrm{i}} \in\{0,1\}$ ) and subsequent translation in voltage $U_{\text {DACout }}=R_{\text {out }} \cdot I_{\text {sum }}$.

### 2.2.3 R - String DAC

R-string DACs a made of a string of resistors of same size, and of an analog multiplexer, that connects one of the node voltages in the string to the output. The analog multiplexer consists mainly of a field effect transistors (FETs) used as switches. Using same-size resistors is technological advantageous, we have no code-inversion or missing codes. However, the node resistance increases to the middle of the chain of resistors forming a RC-lowpass with its capacitive charge. Consequently, the medium output levels have a longer settling time than those near maximum and minimum voltage.
$N o B$ input bits control $N o L=2^{N o B}$ levels from $g n d=0 \mathrm{~V}$ to $U_{\max }$ (typically $=V C C$ ). NoL-1 resistors are required for $N o L-1$ possible $\Delta$-steps.

This kind of DAC is particularly found on micro controllers.


Fig. 2.2.3: R-string DAC (assume $M=N o B$ ).

## Advantages:

- No missing codes or monotonicity problems possible.
- Resistor matching only decides over the accuracy of the inner source voltage (, independently of switches within the analog multiplexer).


## Disadvantages:

- Output impedance strongly depends on output voltage.
- Relatively high output impedance maximum.


## Exercise:

What is - in the idealized figure above - the minimum and maximum output impedance $Z_{\text {out }}$ of the $R$-string? Let $U_{\max }$ and $U_{\text {min }}=g n d$ be supplied with zero output impedances, assume an even number of N resistors and do not consider the analog multiplexer.

## Solutions:

If $U_{\text {out }}=U_{\text {max }}$ or $U_{\text {out }}=U_{\text {min }}$ then $Z_{\text {out }}$ is theoretically zero. It has a maximum of $Z_{\text {out }}=R \cdot N / 4$ at $U_{\text {out }}=1 / 2\left(U_{\text {max }}+U_{\text {min }}\right)$.
Rationale: At $U_{\text {out }}=1 / 2\left(U_{\max }+U_{\text {min }}\right)$ we have a chain of $\mathrm{N} / 2$ resistors from output to $U_{\max }$ and a chain of $\mathrm{N} / 2$ resistors from output to $U_{\min }$. $R \cdot N / 2$ with $R \cdot N / 2$ in parallel makes $R \cdot N / 4$.

### 2.2.4 Oversampler 1: PWM: Pulse-Width Modulation

### 2.2.4.1 Benefits of Switching D/A Converters



Fig. 2.2.4.1: (a) MOSFETs in half bridge configuration, (b) half bridge with ideally $100 \%$ efficiency, (c) linearity study: a two-level DAC is infinitely linear, (d) linearity impairment by signal integrity problems.

The information is transmitted as average value, which makes an averager necessary as demodulator. This averager can be e.g. an electrical lowpass, the mass of a vehicle (car, truck, train,...) or the heat capacity of a room.

Fig. part (a) illustrates a a half bridge using two power MOSFETs as output buffer. Assuming it operated on-switching (i.e. supplying any output voltage) and that the current through MOSFET $M_{p}$ equals current through the load, i.e. $I_{M p}=I_{L}$, the efficiency in the shown situation is $U_{L} /\left(U_{L}+U_{M P}\right)$, which might be significantly less than $50 \%$. The power heating MOSFET $M_{p}$ is $P_{M p, l o s s}=U_{M p} \cdot I_{M p}$.

Fig. part (b) illustrates a switching conversion technique that can achieve power efficiencies of theoretically $100 \%$. (Practical $>90 \%$ is good for low-power / low-voltage applications.) The amount of power heating the switch \# ( $\#=p, n$ ) is
$P_{S \#, l o s s}=U_{S \#} \cdot I_{S \#}$
with $U_{S \#}$ being voltage across and $I_{S \#}$ current through the switch \#. Shown in Fig. part (b) are two switches in positions

Switch $S_{p}$ closed:

$$
P_{S p, l o s s}=U_{S p} \cdot I_{S p}=0 V \cdot I_{S p}=0 \mathrm{~W}
$$

$$
\text { Switch } S_{n} \text { open: } \quad P_{S n, l o s s}=U_{S n} \cdot I_{S n}=U_{S n} \cdot 0 A=0 \mathrm{~W}
$$

In both cases the switches consume - theoretically - no power. $I_{s}=0 \mathrm{~A}$ is relatively good approximated in the OFF phase of semiconductor power switches), in the example realized by $S_{n}$ (except the tail currents of IGBTs). However, $U_{S}$ at $I_{S} \gg 0 \mathrm{~A}$ depends on ON resistor Ronp yielding $U_{S p}=R_{O N p} \cdot$ and $P_{S p, l o s s}=U_{S p} \cdot I_{S p}=R_{O N p} \cdot I^{2}{ }_{S p}$. Consequently, low ON resistors $R_{O N \#}$ of the power switches are essential for high efficiency.

The price for high efficiency is a sufficiently fast pulsed signal that must be averaged (demodulated) by a lowpass. This may be for example the mass of a truck, car or train, etc. If an $L C$ lowpass could be used as demodulator, then it was lossless on the one hand but oscillating on the other. Practically it will inevitably be an RLC lowpass due to parasitic resistors that must be held as small as possible.

Fig. part (c) illustrates that such two-point switches can be very accurate, theoretically infinitely linear, as a line through 2 points is always infinitely linear.

Fig. part (d) shows that in reality linearity is limited by signal integrity (SI) issues.

### 2.2.4.2 Analog PWM

- Suitable for analog control
- Advantage: no discrete levels $\rightarrow$ no limit cylcling problem


### 2.2.4.3 Digital PWM /DPWM)



Fig. 2.2.4.3: DPWM Pulses with different widths made of integral multiples of clock cycles

- Suitable for digital control
- Discrete levels $\rightarrow$ limit cycling problem

Digital Pulse Width Modulation (DPWM) works very similar to equally weighted summation, but the equally weighted signal parts do not appear simultaneously but sequential in time, i.e. one after the other as illustrated in Fig. 2.2.4.3.

The resolution after averaging is limited to a number of $N o L=p w m$ period +1 levels, when a pulse-width interval is made up of pwm_period bits. In many situations, for example the speed of an electrically powered vehicle, the focus is less on high accuracy than on energy efficiency.

The Digital Pulse-Width Modulator is an oversampling data converter. Demodulator is a lowpass.

### 2.2.4.4 DPWM Resolution Refinements

Goal: Avoid problems like limit cycling

### 2.2.5 Oversampler 2: $\Delta$ Modulation

(a)

(b)

(d) $\Delta \Sigma$ modulator: get $\mathrm{U}_{\text {in }}$ by averaging LSB


Fig. 2.2.5: $\Delta$ modulator: (a) schematics, (b) realization with 1-bit counter, (c) LSB behavior: cannot support DC, (d) averaging $\Delta \Sigma$ output yields arbitrary DC accuracy.

## The $\Delta$ Modulator is an oversampling data converter. Demodulator is an integrator. This converter type was outperformed by $\Delta \Sigma$ modulation.

The $\Delta$-modulator DAC is a modulator/demodulator system. The modulator transfers the signal change only. It has a differentiating characteristic and needs an integrating demodulator.

Fig. 2.2.5(a) illustrates it principle, Fig. part (b) shows a realization for a 1Bit output with an up/down counter as integrator. Fig. part (c) illustrates the behavior of a $\Delta$-modulator's output with $U_{D A C o u t}$ oscillating with its LSB around $U_{A D C i n}$. On the contrary, Fig. part (d) illustrates how the $L S B$ of a $\Delta \Sigma$ modulator approaches $U_{A D C i n}$ by its average value.

## Disadvantages of $\Delta$ modulation:

- No DC capability
- Carefully tuned demodulation filter with integrating characteristics required
- Noise shaping = signal shaping, no advantage by noise shaping after demodulation.

This data converter principle was outperformed by $\Delta \Sigma$ modulation, which is superior.

### 2.2.6 Oversampler 3: $\boldsymbol{\Delta \Sigma}$ Modulation

(a)

(b)


Fig. 2.2.6-1: $\Delta \Sigma$ ADC: (a) principle, (b) LSB coded to average $U_{i n}$.

## The $\boldsymbol{\Delta \Sigma}$ modulator is an oversampling data converter. Demodulator is a lowpass. Advantage: Can obtain extremely high accuracies

A principle of a $\Delta \Sigma$ ADC is illustrated in Fig. 2.2.6-1: Translate accuracy to speed exploiting the two main advantages of electronic circuitry: speed a highly precise clock. As the $\Delta \Sigma$ modulator is a loop, it is a question of philosophy what comes first, $\Delta$ or $\Sigma$. Some people call it $\Delta \Sigma$ modulator, others $\Sigma \Delta$ modulator.

The fundamental principle of $\Delta \Sigma$ modulation is illustrated in Fig. 2.2.6-2: Translate accuracy to speed exploiting the two main advantages of electronic circuitry, namely a fast and highly precise clock.

Fig. part (a) shows a digital-to-digital $\Delta \Sigma$ modulation / demodulation system: The modulator translates the digital signal $D_{0}$ with bitwidth $M_{0}$ and sampling rate $f_{s 0}$ into signal $D_{l}$ with lower bitwidth $\mathrm{NoB}_{2}<\mathrm{NoBo}_{0}$ and higher sampling rate $f_{52}>f_{s o}$. The $\Delta \Sigma$ demodulator is a lowpass, here it is a digital one translating the signal $D_{2}$ into the lower speed output signal $D_{1}$ with increased bitwidth $N o B_{1}>N o B_{2}$ and decreased speed $f_{S 1}<f_{S 2}$ after down-sampling (also termed decimation).

Fig. part (b) shows a $\Delta \Sigma$ ADC, i.e. an analog-to-digital $\Delta \Sigma$ modulation / demodulation system: The modulator runs at high speed to convert the analog signal $A_{0}$ into a signal $D_{l}$ with low bitwidth $N o B_{2}$ (e.g. $N o B_{2}=1$ with a comparator as ADC) and high sampling rate $f_{s 2}$. The $\Delta \Sigma$ demodulator in this case is a digital lowpass translating the signal $D_{2}$ into output signal $D_{1}$ with increased bitwidth $N o B_{1}>N o B_{2}$ and decreased speed $f_{S 1}<f_{S 2}$. Lowering the bit rate can be dome by ignoring ( $N-1$ ) out of $N$ samples.

Fig. part (c) shows a $\Delta \Sigma$ DAC, i.e. a digital-to-analog $\Delta \Sigma$ modulation / demodulation system: The modulator translates the digital signal $D_{0}$ with bitwidth $M_{0}$ and sampling rate $f_{s 0}$ into signal $D_{1}$ with lower bitwidth $N o B_{2}<N o B_{0}$ and higher sampling rate $f_{S 2}>f_{S O}$. A DAC translates $D_{2}$ into an analog signal. The $\Delta \Sigma$ demodulator in this case is an analog lowpass translating the roughly quantized analog signal of the DAC into the smooth output signal $A_{1}$.

Fig. part (d) shows an industrially very important version of (c): A 1-bit $\Delta \Sigma$-DAC. Its pseudorandom bit stream is a bit stream controlled such, that it carries the transferred information in its mean value. It can work without analog electronics, can theoretically become infinitely accurate with high oversampling and can realize high efficiency (theoretically $100 \%$ ) with good switches. Any inertial thing can be the lowpass. It needs no accurate components, because any lowpass (without offset) evaluates accurate mean values from high frequencies, independently from its cut-off frequency.


Fig. 2.2.6-2: $\Delta \Sigma$ converters: (a) digital to digital, (b) analog to digital, (c), (d) digital to analog.

Fig. 2.2.6-3(c) shows an example how to connect a little speaker, e.g. of a headphone, to a flipflop. Using both FF-outputs $q$ and $q b$ doubles the effective output voltage.


Fig 2.2.6-3: One-bit $\Delta \Sigma$ DAC based on a flipflop: (d) is a solution with $R C$ lowpass using one output of the FF while (c) doubles the effective output voltage using both $q$ and $q b$, (a) illustrates the situation of (c) at $d=' 1$ ', (b) illustrates the situation of (d) at $d=^{\prime} 0^{\prime}$.

## Problems:

- High oversampling is required to obtain good accuracy with a 1-bit (= 2-level) DAC. Example: A walkman using a 2-level $D A C$ delivers sound with a bandwidth $f_{B}=20 \mathrm{KHz}$. according to Nyquist it requires a sampling rate of at least $2 f_{B}=40 \mathrm{KHz}$. An oversampling ratio $(O S R)$ of 100 will require a sampling rate of $f_{S}=4 \mathrm{MHz}$, and $O S R=1000$ requires $f_{S}=40 \mathrm{MHz}$. These sampling speed required for sound are no problem for state of the art electronics.
- The oversampled bits must be delivered with high signal integrity (SI), so that all output 1's have same area. Exact rectangular output waveforms are desired. Consequently, we need fast rising and falling edges without voltage overshoot and no noise on the supply rails. (To obtain high SI, Xilinx offers FPGAs with a particular bank of output FFs having an own supply voltage.)


## Summary for the Single-Bit $\Delta \Sigma$ DAC:

-     + Extremely high efficiencies obtainable, close to $100 \%$
-     + High accuracies obtainable by high oversampling rates
-     + Independent of the lowpass-devices accuracy,
-     + Lowpass can be any integrating device (electrical, mechanical, thermal cap., mass,..)
-     + Cheep to build: no analog devices required.
-     + 2-level DAC is always linear (a line through 2 points is always linear), but
-     - Requires high oversampling ratio and
-     - high signal integrity,
-     - is not appropriate for power electronics


### 2.3 Analog-to-Digital Converters (ADCs)

This chapter about A/D converters will introduce 3 Nyquist-samplers and 3 over-samplers:

1. ADCs based on a successive approximation register (SAR)
2. Flash and Semi-Flash converters
3. Pipelined ADCs,
4. PWM: Pulse-width modulation
5. $\Delta$ modulation
6. $\Delta \Sigma$ modulation

Amplification: $\quad \alpha_{I}=1 / \Delta_{A D}$ in bit $/ V$ (or other quantity as $V$, e.g. $A,{ }^{\circ} K, \ldots$ )
typically measured in $b i t / V, b i t / A, b i t /{ }^{\circ} \mathrm{C}$, bit/meter,... An ADC followed by a DAC, with $\Delta_{A D}$ and $\Delta_{D A}$ being the respective smalles voltage steps, has the amplification
$a d a=\alpha_{1} \cdot \Delta_{1}=\frac{\Delta_{D A}}{\Delta_{A D}}$
Throughput is measured in KSPS or MSPS (kilo or mega samples per second, respectively), which is the frequency of digital output sample delivery. Delay $\tau_{\text {delay }}$ is the time elapsed from sampling an analog input quantity to delivering the respective digital output value.

An ADC is always based on a $D A C$ as sub-component and cannot be better than this DAC.
Simple math. ADC model: $N_{A D C o u t}=\operatorname{round}\left(\frac{U_{A D C i n}-U_{A D o f f}}{\Delta_{A D}}\right)=\operatorname{round}\left(\alpha_{1} \cdot U_{A D C i n}+\alpha_{0}\right)$
The ADC generates a quantization error, $e_{q}$, mathematically modeled as round-off error as illustrated in Fig. 2.3.0-2.
(a)

Fig. 2.3.0-1:
(a) $\mathrm{A} / \mathrm{D}$ und $\mathrm{D} / \mathrm{A}$ conversion generates linearity errors
(b) DAC and
(c) ADC behavioral models from signal processing view
(b)


## Quantization noise $e_{q}(t)$ is generated by ADCs only, not by DACs.

The digital-to-analog converter (DAC) can be modeled according to Fig. 2.3.0-1(b) as linearity error and amplification $\Delta_{l}$, e.g. in $\mathrm{V} / \mathrm{bit}$. A DAC does not generate quantization noise as it translates $N o L$ digital levels into $N o L$ analog levels.

The analog-to-digital converter (ADC) can be modeled according to Fig. 2.3.0-1(c) as linearity error and amplification $\alpha_{l} \approx 1 / \Delta A D$., e.g. in $b i t / V$. An ADC generates quantization noise as it translates an infinite number of analog input levels to $L$ digital levels, as sketched in Fig. 2.3.0-2. More detailed insight into quantization noise will e presented in chapter 4.
(a) Setup to measure $\mathrm{A} / \mathrm{D}$ and $\mathrm{D} / \mathrm{A}$ conversion
 characteristics.
(b) Ideal quantization.

(c) Quantization noise $e_{q}=U_{A D C i n}-U_{D A C o u t}$

Fig. 2.3.0-2


### 2.3.1 Successive Approximation Register (SAR) ADC

This is the most probably mostly used ADC type due to its good price/performance relationship. The acronym SAR stands for "successive approximation register", which is contained in the successive logic. The conversion process of this ADC type is illustrated in Fig. 2.3.1:

1. Initialize: successive logic sets $j$ to its maximum value $j=N o B-1$ (pointing to the MSB), with NoB standing for "Number of Bits".
2. (a) leave $a_{k}$ unchanged for $k>j$, set $a_{j}=^{\prime} 1^{\prime}$, set $a_{i}={ }^{\prime} 0^{\prime}$ for $i<j$, evaluate $U_{D A C o u t ~}$.
(b) If $U_{D A C o u t ~}>U_{\text {in }}$ set $a_{i}$ to ' 0 ', decrement $j$, go to (a).
3. If $j=0$ go to 1 .

- In practical applications, there is no phase (b) as illustrated for educational purposes in the graphics below. Resetting $a_{j}$ and setting $a_{j-1}$ can be made at the same time.
- This kind of ADC will always yield to keep $U_{D A C o u t} \leq U_{A D C i n}$ yielding a quantization error offset of $-\Delta / 2$ as illustrated in Fig. 2.3.0-2.
- 

(a) Architecture of a SAR ADC using a DAC in the feedback branch.

(b) Conversion process: approximate $U_{D A C, o u t}$ to $U_{A D C, i n}$ by trial and error from most to least significant bit


Fig. 2.3.1: Principle of successive approximation register (SAR) A/D conversion

### 2.3.2 Flash and Semi-Flash ADC

### 2.3.2.1 Flash ADC

Fig. 2.3.2.1
(a) Schematic:

NoL level flash
ADC architecture,

(b) Computing thresholds:

Remember: NoL level DAC output voltage formula:
$U_{\text {DACout }}=\frac{i}{N o L-1} V_{C C}, i=0 \ldots N o L-1$
Thresholds are given by
$V_{T, j}=\frac{j-0.5}{N o L-1} U_{r e f}, j=1 \ldots N o L-1$
This example uses $N o L=9$ and $U_{\text {ref }}=3.3 \mathrm{~V}$ as example.


Note that the Flash ADC has no feedback loop. This makes it fast; the result can be obtained within 1 clock cycle (therefore "flash"). Also the flash ADC contains a DAC, namely an $R$-string DAC to generate the thresholds $V_{T, i}$ with $U_{r e f}$ being typically $V_{C C}$.

The flash-DAC generates thermometric code, ideal to drive a DAC with equally weighted bits. Due to offsets of the comparators, we might have missing bits in the thermometric code. This problem can be overcome by using a simple adder a decoder logic.

Advantages of the flash ADC:

+ fast ( 1 cycle),
+ no DAC in the feedback loop.
Disadvantages of the flash ADC:
- requires NoL-1 comparators for NoL levels,
- consequently low resolution (typ.: 4 ... 8 bit)

Example: To obtain $N o B=4$ binary bits corresponding to $N o L=2^{N O B}=16$ levels we need $N o L-1=15$ comparators. For an $N o B=8$ bit flash ADC featuring $N o L=2^{N o B}=256$ levels we need $2^{N O B}-1=255$ comparators.

Example:
Maxim, "MAX104: $\pm 5 \mathrm{~V}$, lGsps, 8-Bit ADC with On-Chip 2.2GHz Track/Hold Amplifier", available: https://datasheets.maximintegrated.com/en/ds/MAX104.pdf

### 2.3.2.2 Semi-Flash ADC

(a) with two different reference voltages.
(b) with single reference voltage and multiplier.

Fig. 2.3.2.2: Semi-flash ADC made of two 4-bit flash ADCs


### 2.3.3 Pipelined-ADC



Fig. 2.3.3-1: (a) Three-stage semi-flash ADC, (b) three-stage pipelined ADC

Fig. 2.3.3-1(a) shows a three-stage semi-flash ADC which gets slower with an increasing number of stages. The same clock frequency like a flash ADC is obtained with a pipelined ADC by using sample \& hold elements between the stages.

Now we have to distinguish between throughput in samples/second and the time delay from taking the first sample to the output of the digital value.

Correction bits as seen in Figs. 2.3.3-2 and -3: There are sophisticated techniques to compensate for non-ideal components. Particularly a method using a Redundant Signed Digit (RSD), which was originally developed for binary division [Hws79] and later rediscovered for ADCs [Hwa79], [GJV92], [MJ94], [HBP96], [KG95], [RG95], [WW99] delivers an important contribution for the accuracy of pipelined ADCs.

## Cyclic ADC:

If we do not have N stages but use the same stage N times, then we call this a cyclic ADC. It consumes less chip area on the cost of less throughput. The difference to SAR is small and preferably given by the sample \& hold circuit [IK2000].


Fig. 2.3.3-2: (a) stage of pipelined-ADC, (b) stage of pipelined-ADC, higher level, (c) stage with 1-bit flash, (d) electrical characteristics of 1-bit flash stage.


Fig. 2.3.3-3: Four-stage Pipelined-ADC with $m$ bit per stage, correction bits unused.

### 2.3.4 Oversampler 1: PWM ADC



Fig. 2.3.4: PWM-ADC: (a) complete system consisting of modulator and demodulator, the latter being a lowpass, (b) respective circuitry and (c) waveforms of (b).

Demodulator is a lowpass.
Pulse-width modulation is easy to realize as shown in Fig. 6.1.1.5. Demodulator is a lowpass like similar like for $\Delta \Sigma$ modulation. Accuracies to be obtained are minor to $\Delta \Sigma$ modulation, but PWM is more suitable for switching high currents due to less switching events.

Superior to $\Delta \Sigma$ when the number of switching events must be minimized.

### 2.3.5 Oversampler 2: Delta-ADC

(a)

(b)


Fig. 2.3.5: $\Delta$ - ADC : (a) Principle: Integrator in feedback loop, (b) 1-bit realization, counter $=$ int.

Transfers change of signal (= delta) only.
Incapable of transmitting DC values
Has an integrator in the feedback loop
Consequently, STF is a differentiator (inverse of integrator)
Demodulator must obtain be an Integrator
Was replaced by $\Delta \Sigma$ modulator.

Fig. 2.3.5(a) illustrates the basic principle of transmitting the signal change only, using an integrator in the feedback branch. The DAC is controlled such, that $U_{D A C o u t}$ follows $U_{A D C i n}$ as close as possible.

Fig. 2.3.5(b) illustrates a realization with a comparator as 1-bit quantizer. The integrator is frequently realized as counter using the output bit an up/down control signal.

Disadvantages: same as for $->\Delta \mathrm{DAC}$

This data converter type was replaced by the $\Delta \Sigma$ modulator, which is superior.

### 2.3.6 Oversampler 3: Sigma-Delta-ADC



Fig. 2.3.6: $\Sigma \Delta$-ADC.

Demodulator is a lowpass.
The $\Delta \Sigma$ ADC was already sketched in Fig. 2.2.6-1(b). It translates an analog quantity into a lowresolution data stream. 1-bit pseudo-random bit-streams are possible but significantly different to PWM. Bits do not come in blocks and noise shaping techniques code significantly more accurate results after demodulation than PWM. (This topic will be discussed later in more detail.)

The need for oversampling rises often from the need to avoid analog anti-aliasing filtering. Thus, lowpass anti-aliasing filtering is shifted from the analog to the digital domain.

## Comment:

Some people say that the $\Delta \Sigma$ modulator is slow. That is not true: the modulator is fast, but the demodulating lowpass filter might have a significant settling time. $\Delta \Sigma$ ADCs are typically relatively energy intensive, as massive digital filtering at high clock speeds does also cause increased energy consumption.

### 2.3.7 Special ADCs

### 2.3.7.1 Windowed ADCs

### 2.3.7.2 Delay-Line-Based ADC

### 2.4 Features and Quality Criteria

In former times the figure of merit $(Q)$ for $\mathrm{A} / \mathrm{D}$ and $\mathrm{D} / \mathrm{A}$ converter is the product of speed and accuracy. With $\Delta$ corresponding to a minimum step and $\tau$ delay the time span between input sampling and output sample available.

Quality Criterion 1: $\quad Q_{1}=\frac{1}{\Delta \cdot \tau_{\text {delay }}}$ e.g. in $\left[\frac{1}{V s}\right]$

With pipelined ADCs we had to decide wht delay is meant: the delay from input to output sample or the the inverse of the throughput:

Quality Criterion 2: $\quad Q_{2}=\frac{\text { samples / sec ond }}{\Delta}$ e.g. in $\left[\frac{\text { samples }}{V s}\right]$
It depends on the situation what is more important: A video camera writing data to a memory needs throughput, a fast control loop requiring immediate reaction may prefer $\mathrm{I} \rightarrow \mathrm{O}$ delay. Today, we have tohter criteria to evaluate $\mathrm{A} / \mathrm{D}$ and $\mathrm{D} / \mathrm{A}$ data converters.

Some acronyms frequently found in the literature, e.g. [RO2007]

| DNL | Differential Non-Linearity |
| :--- | :--- |
| INL | Integral Non-Linearity (maximum deviation from ideal characteristic) |
| Monotonicity | is the curve monotonously or strictly monotonously rising or falling? |
| Thoughput and Delay | measured in samples per second |
| KSPS, KS/s | Kilo samples per second |
| MSPS, MS/s | Mega samples per second |
| GSPS, GS/s | Giga samples per second |
| SNR | Signal to Noise Ratio |
| SFDR | Spurious Free Dynamic Range |
| THD | Total Harmonic Distortion (German: Klirrfaktor) |
| SINAD, SNDR, S/(N+D), THD+N: Signal to Noise and Distortion Ratio |  |
| ENOB | Effective Number of Bits |

### 2.4.1 DNL and INL (Static)

Differential non-linearity specifies the maximum difference of two neighboring steps. If it is given as relative value (e.g. in \%) we must specify: relative to what? Let's assume of an ideal $\Delta$.
$\mathbf{D N L}=\frac{\Delta_{n}-\Delta_{n-1}}{\Delta_{\text {ideal }}}$, typically given in $\%$.

Integral non-linearity specifies the maximum difference to the ideal conversion line. It is typicall specified in $\%$ or relative to a least significan step ( $\Delta$ ).

INL: maximum total deviation from the ideal curve.

More detailed information on measuring DNL and INL can be found e.g. at Maxim Integrated: "INL/DNL Measurements for High-Speed Analog-to-Digital Converters (ADCs)", available: https://www.maximintegrated.com/en/app-notes/index.mvp/id/283.

Fig. 2.4.1
(a) DNL (differential non-linearity) describes maximum difference of two neighboring $\Delta$ 's, INL (integral nonlinearity) describes the maximum deviation from the ideal curve.

(b) INL plots like this are typically found in the literature, e.g. [ZA2005].


### 2.4.2 Monotonicity (Static)

## Mathematics:

- A curve is monotonously rising or falling if its slope is $\geq 0$ or $\leq 0$, repectively.
- A curve is strictly monotonously

Missing Codes: Some bits cannot be represented. Example an ADC delivers output values 01222567 instead of 01234567 . From a mathematical point of view it is monotonously but not strictly monotonously. For SAR-ADCs, this problem typical typically occurs for too high clock speeds.

Monotonicity: Monotonicity error include slope changes. A data converter may feature errors like delivering 01232567 instead of 01234567 .

### 2.4.3 Delay and Throughput

Delay ( $\tau_{\text {delay }}$ ) is the time span between input signal spampling and availability of the converted output value.

Thoughput is the number of samples per second deliverd at the output. It is measured in KSPS, MSPS or GSPS. For many converters like SAR ADC we find throughput $=1 / \tau_{\text {delay }}$. Particularly for pipelined converters we have throughput $\gg 1 / \tau_{\text {delay.. }}$

### 2.4.4 SNR: Signal to Noise Ratio

Signal to Noise Ratio: $S N R=\frac{P_{\text {Signal }}}{P_{\text {Noise }}}=\frac{A_{\text {Signal }}^{2}}{A_{\text {Noise }}^{2}}$ for any curve.
Matlab function $R=\operatorname{snr}(x, e)$ assumes $x$ to be a vector of signal samples $e$ a vector of error (noise) samples. With number of samples being NoS $=$ length $(x)==$ length $(e)$ Matlab computes
$\operatorname{SNR}=\operatorname{snr}(x, e) \Leftrightarrow S N R=\frac{\sum_{n=1}^{N_{0} S} x_{n}^{2}}{\sum_{n=1}^{\text {NoS }} e_{n}^{2}}$

### 2.4.5 SFDR Spurious Free Dynamic Range

SFDR computes a maximum distortion, characterized by fundamental wave at maximum sinusoidal shape und maximal harmonic.

For measurement of the „spurious free dynamic range" (SFDR) we feed a sinusoidal wave (e.g. 1 KHz ) into the system and observe the Fourier transform of the output signal: The difference between the amplitude of the input signal (which is by definition 0 dBc ) and the highest harmonic is the SFDR.
$S F D R=\frac{P_{\text {Signal }}}{P_{\text {max.harmonic }}}, \quad T H D_{d B}=10 d B \cdot \log \left(\frac{\left|X\left(f_{1}\right)\right|^{2}}{\max \left\{\left|X\left(f_{k}\right)\right|^{2}\right\}}\right) \quad$ with $k>1$ and $f_{k}=k \cdot f_{1}$,

To not measure the quality of the signal generator but the quality of the system under test: Measure both input and output signal and make sure that the quality of the input signal is sufficiently better than the quality of the output signal. "Sufficiently" depends on accuracy.

Fig 2.4.4:
Definition of SFDR. Typical measurement of spectrum analyzer, acc. to [ZA2005]. It is seen that there is noise at any frequency, plus harmonics of the test signal frequency. In the example we see some 80 dB SFDR.


### 2.4.6 THD: Total Harmonic Distortion

The Total Harmonic Distortion (THD, dt. Klirrfator) is another measure for errors based on nonlinearity. It computes the energy of the harmonics of the sinusoidal signal with frequency $f_{1}$ compared to the energy at $f_{1}$ or the total signal energy.
$T H D=\frac{P_{\text {Distortion }}}{P_{\text {Signal }}}, \quad T H D_{d B}=10 d B \cdot \log \left(\frac{\sum_{k=2}^{N}\left|X\left(f_{k}\right)\right|^{2}}{\left|X\left(f_{1}\right)\right|^{2}}\right) \quad$ with $\quad f_{k}=k \cdot f_{l}$,

### 2.4.7 SINAD

Signal to Noise And Distortion: $S I N A D=\frac{P_{\text {Signal }}}{P_{\text {Noise }}+P_{\text {Distortion }}}$.
Some sources as $\underline{\text { https://en.wikipedia.org/wiki/SINAD }}$ define $\frac{P_{\text {Signal }}+P_{\text {Noise }}+P_{\text {Distortion }}}{P_{\text {Noise }}+P_{\text {Distortion }}}$.

### 2.4.8 ENOB: Effective Number of Bits:

If an $A D C$ offer 16 output pins, but only 12 of them are accurate, the rest is noise, then $E N O B=12$. These supernumerary pins might have several reasons, e.g. inaccuracies in the most significant bits or noise in the input signal of the considered ADC. Offering 16 pins instead of 12 may be reasonable e.g. for pin-compatibility with more expensive $A D C s$.
$\boldsymbol{E N O B}=\frac{S I N A D-1.76 d B}{6.02 d B}$,
which assumes a sinusoidal test wave and triangular quantization noise waveforms. In case of rectangular quantization noise waveforms replace " -1.76 dB " by " +3.01 dB ".

### 2.5 Comparison of ADC Architectures

Tab. 2.5.1 illustrates a comparison of the most important properties of the most important ADC architectures according to [1].

| ADC Type | Flash | Pipeline | SAR | $\Sigma \Delta$ |
| :--- | :---: | :---: | :---: | :---: |
| Throughput | ++ | ++ | o | o |
| Delay | ++ | - | o | -- |
| Resolution | -- | ++ | + | +++ |
| Suitable for multiplexing | + | + | + | -- |
| Simplified or no anti-aliasing filter | no | no | no | yes |
| Subsampling possible | yes | yes | yes | no |

Tab. 2.5.1: Comparing features of the most important ADC architectures.

Application Example: 16 input channels are to be sampled within a bandwidth of $0 \ldots 100 \mathrm{KHz}$ with a resolution of 14 bits. This corresponds to a total bandwidth of $16 \cdot 100 \mathrm{KHz}=1.6 \mathrm{MHz}$. According to Nyquist, the sampling rate must be at least twice of that, i.e. 3.2 MS/s. Tab. 2.5.2 compares 3 ADC's with differenc architectures if they are suitable for this task. The table is some years old, nowadays converters may be faster, but tendency is the same.

| ADC type | Architecture | Total throughput <br> $\boldsymbol{T}$ at 14 bit <br> resolution in KS/s | Effective multiplexed <br> throughput in KS/s: <br> $\boldsymbol{T}_{\boldsymbol{m u x}}=\mathbf{1 /} / \boldsymbol{\tau}_{\text {delay }}$ | Number of <br> ADCs required |
| :--- | :--- | :---: | :---: | :---: |
| AD7865 | SAR | 416 | 416 | 8 |
| AD7722 | $\Delta \Sigma$ | 220 | 2.3 | 1392 |
| AD9240 | Pipeline | 10000 | 10000 | 1 |

Tab. 2.5.2: Comparison of different ADC topologies for a particular multiplexing task.

### 2.6 References

[1] M. Schubert, Skript Schaltungstechnik, OTH Regensburg.
[2] B. Black, R. Ranzenberger, „A/D-Umsetzung - aber richtig", Elektronik 24 vom 30. Nov. 1999, pp. 60-66.
[3] www.analog.com/support/standard_linear/practical_design_techniques/section\#.pdf, mit \# $=3,4,5$
[4] J. C. Candy, G. C. Temes, "Oversampling Methods for A/D and D/A Conversion", in Oversampling Delta-Sigma Data Converters, J. C. Candy, G. C. Temes, IEEE Press, 1992.
[5] W. R. Bennet, "Spectra of quantized signals", Bell. Sys. Tech. J., vol. 27, pp. 446-472, July 1948.
[6] Schreier, Richard; Temes, Gabor C., ."Understanding Delta-Sigma Data Converters", IEEE Presss, ISBN 0-471-46585-2.
[7] Baker, Bonnie, "A/D-Umsetzer: Abschätzung der Präzision", Elektronik 04/2006, p. 63.
[8] Varzaghani, Aida, "A 600-MS/s 5-Bit Pipeline A/D Converter Using Digital Reference Calibration, IEEE Journal of Solid-State Circuits, Vol. 41, No. 2, pp. 310-319, Feb. 2006.
[ASS96] P.M.Aziz, H.V.Sorensen, J. van der Spiegel: An Overview of Sigma-Delta Converters. IEEE Signal Processing Magazine, Januar 1996, Seiten 6 1-83.
[Cau95] G:Cauwenberghs: A Micropower CMOS Algorithmic A/DIA Converter. IEEE Transactions on CAS-I, November 1995, Seiten 913-919.
[CiS99] D.Römhild: Spezielle Anforderungen an A!D-Wandler für Sensor-Applikationen. Teilbericht des CiS Instituts ifir Mikrosensorik GmbH, 6.September 1999.
[DGB98] S.Decker, R.McGrath, K.Brehmer, C.Sodini: A 256x256 CMOS Imaging Array with Wide Dynamic Range Pixels and Colunm-Parallel Digital Ouput. IEEE Journal SSC, Dezember 1998, Seiten 208 1-2091.
[Dm79] A.Dingwall: Monolithic Expandable 6 Bit 20MHz CMOS/SOS A/D Converter. IEEE Journal SSC, Dezember 1979, Seiten 926-932.
[EilL99] O.E.Erdogan, P.J.Hurst, S.H.Lewis: A 12-b Digital-Background-Calibrated Algorithmic ADC with —90dB THD. IEEE Journal SSC, Dezember 1999.
[GJV92] B.Ginetti, P.G.A.Jespers, A.Vandemeulebroecke: A CMOS 13-b Cyclic RSD A/D Converter. IEEE Journal SSC, Juli 1992, Seiten 957-964.
[HBP96] A.Heubi, P.Balsiger, F.Pellandini: Micro Power „Relative Precision" 13 bits Cyclic RSD A/D Converter. Proceedings Intern. Symposium on Low Power Electronics and Design, 12.14.August 1996, Monterey, CA, IEEE Press, Seiten 253-257.
[Hwa79\} K.Hwang: Computer Arithmetic: Principles, Architecture, and Design. John Wiley \& Sons, 1979, New York, ISBN 0-471-03496-7.
[HW96] R.Huang, C-L.Wey: Simple Low-Voltage High-Speed High-Linearity V-I Converter with Stil for Analog Signal Processing Applications. IEEE Transactions CAS-Il, Januar 1996, Seiten 52-55.
[1za99] R.I $\sim$ Äk: Single-Input Rail-to-Rail Voltage-to-Current Converter Consisting of Three Complementary MOS Transistor Pairs. Konferenz ECS‘99 Bratislava, Slowakei, 6.-8. September 1999, Seiten 193-198.
[KG95] D.Kerth, B.Green (Crystal Semiconductors): Algorithmic Analog-to-Digital Converter having Redundancy and Digital Calibration. US-Patent 5.644.308, erteilt 1.Juli 1997.
[KMM93] K.Kusumoto, A.Matsuzawa, K.Murata: A $10-\mathrm{b} 20-\mathrm{MHz} 30-\mathrm{mW}$ Pipeline Interpolating CMOS ADC. IEEE Journal SSC, Dezember 1993, Seiten 1200-1206.
[LT86] L.E.Larson, G.C.Temes: Switched-Capacitor Gain Stage with Reduced Sensitivity to Finite Amplifier Gain and Offset Voltage. Electronics Letters, November 1986, Seiten 1281-1283.
[LCGC84] P.W.Li, M.J.Chin, P.R.Gray, R.Castello: A Ratio-Independent Algorithmic Analog-toDigital Conversion Technique. IEEE Journal SSC, Dezember 1984, Seiten 828-83 6.
[MJ94] D.Macq, P.G.A.Jespers: A 10-Bit Pipelined Switched-Current A/D Converter. IEEE Journal SSC, August 1994, Seiten 967-971.
[Mut95] J.C.Mutzabaugh: Data Conversion Design Techniques for Process Control Applications.Micro Linear, Application Note 48, November 1995, Seiten 1-3.
[Nag85] K.Nagaraj: High-Resolution Switched-Capacitor Algorithmic Digital-to-Analog Convertor. lEE Proceedings, Part G, Oktober 1985, Seiten 200-204.
[Nag93] K.Nagaraj: Efficient Circuit Configuration for Algorithmic Analog to Digital Converters. IEEE Transactions on CAS-Il, Dezember 1993, Seiten 777-785.
[PF941 B.Pain, E.R.Fossum: Approaches and Analysis for on-focal-plane analog-to-digital conversion. Proc. SPIE - Intern. Soc. Opt. Eng., 1994, Band 2226, Seiten 208-2 18. verfügbar unter: www.jpl. nasa.go v/techreport/1994/94-O 739. html
[P1a94] R. van de Plassche: Integrated Analog-to-Digital and Digital-to-Analog Converters. Kluwer Academic Publ. 1994, Boston, MA. ISBN 0-7923-9436-4.
[RG95] P.L.Rakers, D.A.Garrity (Motorola): Redundant Signed Digit A-to-D Conversion Circuit and Method thereof. US-Patent 5.644.313, erteilt am 1 .Juli 1997.
[SG86] C-C.Shih, P.R.Gray: Reference Refreshing Cyclic Analog-to-Digital and Digital-toAnalog Converters. JEEE Journal SSC, August 1986, Seiten 544-554.
[STM99] A.Simoni, G.Torelli, F.Maloberti, A.Sartori, M.Gottardi, L:Gonzo: 256x256-pixel CMOS Digital Camera for Computer Vision with 32 Algorithn~ic ADCs on Board. TEE Proceedings, Part G: Circuits, Devices, Systems, August 1999, Seiten 184-190.
[The98] Parametermatching. Interner Bericht der Thesys Gesellschaft ifir Mikroelektronik mbH, Erfurt, Januar 1998.
[VF89] J.C.Vital, J.E. Franca: Novel Capacitor-Ratio-Independent Switched-Capacitor DigitalAnalogue Convertor. Electronics Letters, September 1989, Seiten 1362-1363.
[WW99] J-S.Wang, C-L.Wey: A 12-bit 100-ns/bit $1.9-\mathrm{mW}$ CMOS Switched-Current Cyclic A/D Converter. IEEE Transactions on CAS-Il, Mai 1999, Seiten 507-516.
[YTH78] Y.S.Yee, L.M.Terman, L.G.Heller: A lmV MOS Comparator. IEEE Journal SSC, Juni 1978, Seiten 294-297.
[IK2000] R. Izak, R. Kindt, "Entwicklung von A/D-Wandlern für die Anwendung in Digitalen Signalverarbeitungssystemen unter Berücksichtigung neuester Technologien, Techniken und Anforderungen", Zwischenbericht zum Förderprojekt B 609-97049 des TMWFK, Institut für Mikroelektronik- und Mechatronik-Systeme GmbH, Außenstelle Erfurt, Haarbergstraße 67, D-99097 Erfurt.
[ZA2005] A. Zanchi, F. Tsay,"A 16-bit 65-MS/s 3.3V Pipeline ADC Core in SiGe BiCMOS With 78dB SNR and 180-fs Jitter" IEEE J. Solid-State Circuits, vol. 40, No. 6, pp. 1225-1237, June 2005.
[RO2007] O. Rovini, „Qualitätskriterien für A/D-Messkarten", Elektronik, messen + testen, Mai 2007. pp. 47-49.

