**Debugging the DCDbuck\_Rev10 Board**

**Abstract.** This document gives some advice on what to do when a DC/DC buck board is not working properly.

# Introduction and Contents

Sometimes we see that a PCB is not working properly. What actions can be taken to debug the board?

You have to understand the functionality of the board in order to be able to evaluate voltages and waveforms.

# Debugging the *DCDCbuck* Board

## System Setup

**Fig. 2.1:** The DC/DC buck converter setup.

Fig. 2.1 illustrates the top-level schematics of the DC/DC controller and illustrates the functionality of its switches:

**sw(9:6)** allow to set 15 different reference voltages in mV on signal *w* ("wanted”), setting "1111" refers to a reference voltage delivered by the hard processor system (HPS).

**sw(5:4)** take a decision about which signal is used as input to the PWM-DAC.

**sw(3:2)** take a decision about which signal is shown on the 7-segment display.

**sw(1)** decides on synchronous ('1') or asynchronous ('0') operation.

**sw(0)** enables a load current of 1A to be switched on ('1').

Set an output voltage of some 100mV > 1V, e.g. 1250V using **sw(9:6)  "0000"**.

To debug the digital part of the DCDCbuck board, it makes sense to open the feedback loop, bypass the controller and put reference ***w*** directly at the input of the PWM modulator. To so, set the following switches (solutions see below):

**sw( ) =** .

Display the output voltage ***v*** measured by ADC *LTC2308* on the 7-segment display

**sw( ) =** .

Set synchronous operation and load current off:

**sw( ) =** .

in summary, the overall switch setting is

**sw(9:0) =** .

**Solutions to chapter 2.1:** Setting of switches for this test:

To debug the digital part of the DCDCbuck board, it makes sense to open the feedback loop, bypass the controller and put reference ***w*** directly at the input of the PWM modulator. To so, set the following switches (solutions see below):

**sw( 5:4 ) = 1 1** .

Display the output voltage ***v*** measured by ADC *LTC2308* on the 7-segment display

**sw( 3:2 ) = 0 0** .

Set synchronous operation and load current off:

**sw( 1:0 ) = 1 0** .

in summary, the overall switch setting is

**sw(9:0) = 0000 11 00 10** .

## Schematics for Testing the *LM27222*

### First Tests

**Fig. 2.2.1:** The DC/DC buck converter schematics for LM27222 tests.

Only hold the board by the side edges. If you must touch devices on the board, do so with clean fingers and avoid touching conductive parts such as wireline pins. This is because human skin is covered in a layer of sweat, salt and fat. This can cause leakage currents between conductive elements.

1. Apply light bending stress to the board. This must not impair its function
2. Try pushing larger components back and forth a little. They should not wobble and these forces should not affect the functionality of the board.
3. During normal operation, no device should get so hot that you cannot touch it. Check the board under an infrared camera or touch critical devices carefully with clean fingers.

### Checking voltages and signals with probe and Oscilloscope

|  |  |
| --- | --- |
| **Fig. 2.2.2:** Probe to be connected to the oscilloscope with a BNC plug. Be aware, that many probes have a built-in 1:19 voltage divider. |  |

Use a probe as illustrated in Fig. 2.2.2, which is attached to your oscilloscope. Be careful to not cause short circuits between neighboring pins when touching LM27222 I/O pins with the probe.

Identify the *LM27222* chip on your DCDCbuck board. Identify pin 1 … pin 8 using the datasheet [LM27222].

[LM27222]: <https://www.ti.com/lit/ds/symlink/lm27222.pdf?ts=1667637493881&ref_url=https%253A%252F%252Fwww.google.com%252F>

Connect *CH1* of the oscilloscope with pin3 of JP1=gpio\_0 user header of the *DE1-SoC* board.

Connect *CH2* of the oscilloscope with pin1 of JP1=gpio\_0 user header of the *DE1-SoC* board.

(Check results with Figs. in chapter 2.3.) Verify with a probe at *CH3* that *LM27222’s* …

* *pin8 = gnd* = 0V % is the ground pin really connected to ground?
* *pin6 = VCC* = 5V % is the VCC pin connected to 5V?
* *pin4 = IN* = pin6 % should be identical to pwmo on CH2
* *pin7 = LG* == (NOT(*pwmo*) AND LSE) % check LG. Note: *LSE = LEN = sw*(1)
* *pin2* = *HG* = *a1∙pwmo + a0*, whereas *a1* > 0, *a0* ≥ 0 % check *HG*
* *pin1* = *SW* = *a1∙pwmo + a0*, whereas *a1* > 0, *a0* ≥ 0 % check switching node *SW*
* *pin3* = *CB* = *a1∙pwmo + a0*, whereas *a1* > 0, *a0* ≥ 0 % check boots-trap node *CB*

## Checking Signals at Pins of *LM27222*

### Check Control Signals *pwmo* (*IN*), Low-Gate (*LG*), High-Gate (*HG*)

|  |  |
| --- | --- |
| **Figure 2.3.1:** Signals, *Uin*=3.3V, *w*=1250mV | **(a)** LM27222.pin4: *IN* = PWM input |
| yellow: first bit of PWM interval, 0/3.3Vblue: PWM signal *pwmo* from the FPGA: delivers *centered '1'*, 0/3.3Vgreen: observed signal(a) grn: PWM input signal (*FPGA’s* *pwmo*) measured at pin4 of *LM2722*(b) grn: Low-gate (*LG*) signal measured at pin7 of *LM2722*: inverted to PWM(c) grn: High-gate (*HG*) signal measured at pin4 of *LM2722*: synch to PWM |  |
| **(b)** LM27222.pin7: *LG = low-gate signal* | **(c)** LM27222.*pin2*: *HG = high-gate signal* |
|  |  |

Fig. 2.3.1(a) illustrates, that the PWM signal coming from the *FPGA’s* signal *pwmo* (blue) appears on as input on *pin4 = IN* of the *LM27222*. Measure:

**IN = LM27222.pin4 low level = , high level =** .

Fig.2.3.1(b) illustrates, that the low-gate signal *LG* = pin7 is inverted to the PWM input when sw(1) = '1'; and *LG* = '0' otherwise.

**LG = LM27222.pin7 low level = , high level =** .

Fig.2.3.1(c) illustrates, that the high-gate signal *HG* = pin2 is in phase with the PWM input signal, but has a strongly amplified *High* level.

**HG = LM27222.pin2 low level = , high level =** .

### Check Behavior of Switching Node *SW*

|  |  |
| --- | --- |
| **(a)** *sw*(1:0)="00": async, *IL*=0A, *Uout*=2.61V | **(b)** *sw*(1:0)="01": async., *IL*=1A *Uout*=0.98V |
|  |  |
| **(c)** *sw*(1:0)="10": sync, *IL* = 0A, *Uout*=1.34V | **(d)** *sw*(1:0)="11": sync, *IL* = 1A, *Uout*=1.13V |
|  |  |
| **Figure 2.3.2:** Behavior of switching node *SW* at constant pulse width for w=1250mV (*sw*(9:6)="0000"), constant due to (sw(5:4)="11"), switches setting: *sw*(9:0)="0000 11 00 xy" |

In the following measurements, you may take *I out* and *Uout* from the 7-segment display.

Fig. 2.3.2(a) shows voltage at switching node *SW* for async. operat. and *IL*=0. Measure levels:

**(a) SW = low = , high = , Iout = , Uout =** .

Fig. 2.3.2(b) shows voltage at switching node *SW* for async. oper. and *IL*=1A. Measure levels:

**(b) SW = low = , high = , Iout = , Uout =** .

Fig. 2.3.2(d) shows voltage at switching node *SW* for sync. oper. and *IL*=0A. Measure levels:

**(c) SW = low = , high = , Iout = , Uout =** .

Fig. 2.3.2(d) shows voltage at switching node *SW* for sync. oper. and *IL*=1A. Measure levels:

**(d) SW = low = , high = , Iout = , Uout =** .

### Check Behavior of Bootstrap Node *CB*

|  |  |
| --- | --- |
| **(a)** *sw*(1:0)="00": async, *IL*=0A, *Uout*=2.61V | **(b)** *sw*(1:0)="01": async, *IL*=1A *Uout*=0.98V |
|  |  |
| **(c)** *sw*(1:0)="10": sync, *IL* = 0A, *Uout*=1.34V | **(d)** *sw*(1:0)="11": sync, *IL* = 1A, *Uout*=1.13V |
|  |  |
| **Figure 2.3.3:** Behavior of bootstrap node *CB* at constant pulse width set for Uout=1250mV (by *sw*(9:6)="0000") at *Uin* =3.3V, pulse-width is constant due to (sw(5:4)="11"), total switches setting is: *sw*(9:0)="0000 11 00 xy" |

In the following measurements, you may take *Iout* and *Uout* from the 7-segment display.

Fig. 2.3.2(a) shows voltage at bootstrap node *CB* for async. operat. & *IL*=0. Measure levels:

**(a) CB = low = , high = , Iout = , Uout =** .

Fig. 2.3.2(b) shows voltage at bootstrap node *CB* for async. operat. & *IL*=1A. Measure levels:

**(b) CB = low = , high = , Iout = , Uout =** .

Fig. 2.3.2(c) shows voltage at bootstrap node *CB* for sync. operat. & *IL*=0. Measure levels:

**(c) CB = low = , high = , Iout = , Uout =** .

Fig. 2.3.2(d) shows voltage at bootstrap node *CB* for sync. operat. & *IL*=1A Measure levels:

**(d) CB = low = , high = , Iout = , Uout =** .

### Check Behavior for no Load Current

Try to explain the voltage bump of node *SW* when the high-side power *FET* is *OFF* in Fig. 2.3.2(a).

Despite *sw*(0)='0', a small load current flows. Repeat the measurement of Fig. 2.3.2(a) (with still bypassed controller: sw(5:4)="00") and remove Jumper *JP\_Load*. What happens? Why?

Switch on the control unit: sw(5:4)="00". Switch sw(1) = synchronous mode briefly ON and OFF again. Observe *Uout* and *U*(*SW*). What happens? Explain!

Solutions to chapter 2.3.4:

Try to explain the voltage bump of node *SW* when the high-side power *FET* is *OFF* in Fig. 2.3.2(a).

1. **Low phase: In the first moment, when the high-side switch goes to OFF, the current through the coil is still flowing forward (into capacitor C) holding node SW down.**
2. **Positive ramp: After a while, the charge flows back from C through L to node SW, so that its node voltage rises.**
3. **Negative ramp: A small load current is still flowing, with must be delivered through the coil pulling down again U(SW).**

Despite *sw*(0)='0', a small load current flows. Repeat the measurement of Fig. 2.3.2(a) (with still bypassed controller: sw(5:4)="00") and remove Jumper *JP\_Load*. What happens? Why?

***Iout* = 0 now. Nodes *SW* and *Uout* float up to higher voltages. *PWM* input pulses are still observed, but no more on nodes *SW* and *CB* -> the charge pump is dead.**

Switch on the control unit: sw(5:4)="00". Switch sw(1) = synchronous mode briefly ON and OFF again. Observe *Uout* and *U*(*SW*). What happens? Explain!

**Same as above, but no more input pulses coming from *pwmo* are observed, because now the controller seeks to pull *Uout* down.**

# References

1. *Texas Instruments*, “*LM27222 High-Speed 4.5A Synchronous MOSFET Driver*”, avail.: https://www.ti.com/lit/ds/symlink/lm27222.pdf?ts=1662800602460&ref\_url=https%253A%252F%252Fwww.ti.com%252Fproduct%252FLM27222.
2. *Linear Technology (today: Analog Devices)*, “*Low Noise, 500ksps,
8-Channel, 12-Bit ADC*”, available: https://www.analog.com/media/en/technical-documentation/data-sheets/2308fc.pdf
3. *Texas Instruments*, “*INA240 – 4-V to 80-V, Bidirectional, Ultra-Precise Current Sense Amplifier With Enhanced PWM Rejection*”, available: <https://www.ti.com/lit/ds/symlink/ina240.pdf?ts=1662820015241&ref_url=https%253A%252F%252Fwww.ti.com%252Fproduct%252FINA240>
4. *Texas Instruments*, “*REF50xx – Low-Noise, Very Low Drift, Precision Voltage Reference*”, available: <https://www.ti.com/lit/ds/symlink/ina240.pdf?ts=1662820015241&ref_url=https%253A%252F%252Fwww.ti.com%252Fproduct%252FINA240>